Follow
olivier muller
olivier muller
Associate professor of computer science, Grenoble Institut of Technology, Ensimag/TIMA SLS
Verified email at imag.fr - Homepage
Title
Cited by
Cited by
Year
Butterfly and Benes-based on-chip communication networks for multiprocessor turbo decoding
H Moussa, O Muller, A Baghdadi, M Jézéquel
2007 Design, Automation & Test in Europe Conference & Exhibition, 1-6, 2007
822007
ASIP-based multiprocessor SoC design for simple and double binary turbo decoding
O Muller, A Baghdadi, M Jézéquel
Proceedings of the Design Automation & Test in Europe Conference 1, 1-6, 2006
692006
From parallelism levels to a multi-ASIP architecture for turbo decoding
O Muller, A Baghdadi, M Jézéquel
IEEE transactions on very large scale integration (VLSI) systems 17 (1), 92-102, 2008
662008
Exploring parallel processing levels for convolutional turbo decoding
O Muller, A Baghdadi, M Jezequel
2006 2nd International Conference on Information & Communication …, 2006
622006
Fast and standalone design space exploration for high-level synthesis under resource constraints
A Prost-Boucle, O Muller, F Rousseau
Journal of Systems Architecture 60 (1), 79-93, 2014
512014
Generating efficient context-switch capable circuits through autonomous design flow
A Bourge, O Muller, F Rousseau
ACM Transactions on Reconfigurable Technology and Systems (TRETS) 10 (1), 1-23, 2016
322016
Parallelism efficiency in convolutional turbo decoding
O Muller, A Baghdadi, M Jézéquel
EURASIP journal on advances in signal processing 2010, 1-11, 2010
242010
A fast and autonomous HLS methodology for hardware accelerator generation under resource constraints
A Prost-Boucle, O Muller, F Rousseau
2013 Euromicro Conference on Digital System Design, 201-208, 2013
212013
Automatic high-level hardware checkpoint selection for reconfigurable systems
A Bourge, O Muller, F Rousseau
2015 IEEE 23rd Annual International Symposium on Field-Programmable Custom …, 2015
172015
On the parallelism of convolutional turbo decoding and interleaving interference
O Muller, A Baghdadi, M Jézéquel
Global Telecommunications Conference, 2006. GLOBECOM'06. IEEE, 1-5, 2006
17*2006
From application to ASIP-based FPGA prototype: a case study on turbo decoding
O Muller, A Baghdadi, M Jézéquel
2008 The 19th IEEE/IFIP International Symposium on Rapid System Prototyping …, 2008
142008
Architectures multiprocesseurs monopuces génériques pour turbo-communications haut-débit
O Muller
Université de Bretagne Sud, 2007
142007
Bandwidth reduction of extrinsic information exchange in turbo decoding
O Muller, A Baghdadi, M Jézéquel
Electronics Letters 42 (19), 1104-1106, 2006
112006
HCM: An abstraction layer for seamless programming of DPR FPGA
Y Xu, O Muller, PH Horrein, F Pétrot
22nd International Conference on Field Programmable Logic and Applications …, 2012
102012
A Fast and Stand-alone HLS Methodology for Hardware Accelerator Generation Under Resource Constraints
A Prost-Boucle, O Muller, F Rousseau
HLS4HPC workshop, HiPEAC conference, 0
2*
Présentation du GIP-CNFM-CIME Nanotech
A Aitoumeri
Abdelhamid Aitoumeri, 2023
2023
A Novel Method for Enabling FPGA Context-Switch
A Bourge, O Muller, F Rousseau
Proceedings of the 2015 ACM/SIGDA International Symposium on Field …, 2015
2015
Méthode de sélection de checkpoint matériel avec outil de synthèse de haut niveau
A Bourge, A Ghiti, O Muller, F Rousseau
Journées Nationales du Réseau Doctoral en Microélectronique (JNRDM'14), 4, 2014
2014
Compression de configuration FPGA
S Marijon, O Muller, PH Horrein
2012
FPGA Prototypes for Turbo Communication Applications
C Jego, A Baghdadi, C Leroux, H Moussa, O Muller, AR Jafri, O Al Assil, ...
University Booth of DATE 09: Design, Automation & Test in Europe Conference …, 2009
2009
The system can't perform the operation now. Try again later.
Articles 1–20