Follow
Angada Sachid
Angada Sachid
Verified email at amat.com - Homepage
Title
Cited by
Cited by
Year
MoS2 transistors with 1-nanometer gate lengths
SB Desai, SR Madhvapathy, AB Sachid, JP Llinas, Q Wang, GH Ahn, ...
Science 354 (6308), 99-102, 2016
11342016
Field-effect transistors built from all two-dimensional material components
T Roy, M Tosun, JS Kang, AB Sachid, SB Desai, M Hettick, CC Hu, ...
ACS nano 8 (6), 6259-6264, 2014
7012014
High-Gain Inverters Based on WSe2 Complementary Field-Effect Transistors
M Tosun, S Chuang, H Fang, AB Sachid, M Hettick, Y Lin, Y Zeng, ...
ACS nano 8 (5), 4948-4953, 2014
3162014
Negative capacitance in short-channel FinFETs externally connected to an epitaxial ferroelectric capacitor
AI Khan, K Chatterjee, JP Duarte, Z Lu, A Sachid, S Khandelwal, ...
IEEE Electron Device Letters 37 (1), 111-114, 2015
2192015
Improved subthreshold swing and short channel effect in FDSOI n-channel negative capacitance field effect transistors
D Kwon, K Chatterjee, AJ Tan, AK Yadav, H Zhou, AB Sachid, R Dos Reis, ...
IEEE Electron Device Letters 39 (2), 300-303, 2017
1332017
Gate fringe-induced barrier lowering in underlap FinFET structures and its optimization
AB Sachid, CR Manoj, DK Sharma, VR Rao
IEEE Electron Device Letters 29 (1), 128-130, 2007
1212007
Insights into the design and optimization of tunnel-FET devices and circuits
A Pal, AB Sachid, H Gossner, VR Rao
IEEE Transactions on Electron devices 58 (4), 1045-1053, 2011
1202011
Monolithic 3D CMOS using layered semiconductors
AB Sachid, M Tosun, SB Desai, CY Hsu, DH Lien, SR Madhvapathy, ...
Advanced Materials 28 (13), 2547-2554, 2016
1192016
BSIM-IMG: A compact model for ultrathin-body SOI MOSFETs with back-gate control
S Khandelwal, YS Chauhan, DD Lu, S Venugopalan, MAU Karim, ...
IEEE Transactions on Electron Devices 59 (8), 2019-2026, 2012
992012
Compact models of negative-capacitance FinFETs: Lumped and distributed charge models
JP Duarte, S Khandelwal, AI Khan, A Sachid, YK Lin, HL Chang, ...
2016 IEEE International Electron Devices Meeting (IEDM), 30.5. 1-30.5. 4, 2016
882016
Air stable n-doping of WSe2 by silicon nitride thin films with tunable fixed charge density
K Chen, D Kiriya, M Hettick, M Tosun, TJ Ha, SR Madhvapathy, S Desai, ...
Apl Materials 2 (9), 092504, 2014
812014
Sub-20 nm gate length FinFET design: Can high-κ spacers make a difference?
AB Sachid, R Francis, MS Baghini, DK Sharma, KH Bach, R Mahnkopf, ...
2008 IEEE International Electron Devices Meeting, 1-4, 2008
812008
Semiconductor devices
H Gossner, R Rao, A Sachid, A Pal, R Asra
US Patent 8,405,121, 2013
782013
Engineering negative differential resistance in NCFETs for analog applications
H Agarwal, P Kushwaha, JP Duarte, YK Lin, AB Sachid, MY Kao, ...
IEEE Transactions on Electron Devices 65 (5), 2033-2039, 2018
722018
FinFET with High-κ Spacers for Improved Drive Current
AB Sachid, MC Chen, C Hu
IEEE Electron Device Letters 37 (7), 835 - 838, 2016
562016
Denser and more stable SRAM using FinFETs with multiple fin heights
AB Sachid, C Hu
IEEE Transactions on Electron Devices 59 (8), 2037-2041, 2012
552012
FinFET with encased air-gap spacers for high-performance and low-energy circuits
AB Sachid, YM Huang, YJ Chen, CC Chen, DD Lu, MC Chen, C Hu
IEEE Electron Device Letters 38 (1), 16-19, 2016
512016
Circuit performance analysis of negative capacitance FinFETs
S Khandelwal, AI Khan, JP Duarte, AB Sachid, S Salahuddin, C Hu
2016 IEEE Symposium on VLSI Technology, 1-2, 2016
502016
Negative capacitance, n-channel, Si FinFETs: Bi-directional sub-60 mV/dec, negative DIBL, negative differential resistance and improved short channel effect
H Zhou, D Kwon, AB Sachid, Y Liao, K Chatterjee, AJ Tan, AK Yadav, ...
2018 IEEE Symposium on VLSI Technology, 53-54, 2018
472018
A novel and robust approach for common mode feedback using IDDG FinFET
M Shrivastava, MS Baghini, AB Sachid, DK Sharma, VR Rao
IEEE Transactions on Electron Devices 55 (11), 3274-3282, 2008
472008
The system can't perform the operation now. Try again later.
Articles 1–20